# **100mA Single Inductor - Dual Output Power Supply**

## **Features**

⚫ 2.7V to 5.5V Input Voltage

awinic

- ⚫ Dual Regulated Output Using Single Inductor
- ⚫ Positive Output Voltage Range: 4.0V to 6.0V (100mV/Step)
- Negative Output Voltage Range: -6.0V to -4.0V (100mV/Step)
- ⚫ Maximum Output Current: 100mA
- Outstanding Combined Efficiency
	- η > 80% at IOUT > 10 mA
	- η > 85% at louτ > 40 mA
- ⚫ Outstanding Transient Response & Line Regulation
- $±1.5%$  Output Voltage Accuracy
- Shut-Down Supply Current: 1uA
- ⚫ Under-Voltage Lock-Out and Thermal Shutdown
- ⚫ WLCSP 1.27mm×2.00mm×0.625mm-15B, 0.4mm Pitch Package

## **Applications**

TFT LCD Smartphones, Tablets and NB Dual Power Supply Application

## **Typical Application Circuit**

#### 7070 L1 2.2μH SW DC VIN REG 2.7V~5.0V  $\overline{c_1}$  and  $\overline{c_2}$  and  $\overline{c_3}$  and  $\overline{c_4}$  and  $\overline{c_2}$  and  $\overline{c_3}$  and  $\overline{c_4}$  and  $\overline{c_5}$  and  $\overline{c_6}$  and  $\overline{c_7}$  and  $\overline{c_8}$  and  $\overline{c_8}$  and  $\overline{c_9}$  and  $\overline{c_8}$  and  $\overline{c_9}$   $4.7 \mu$ F $\begin{array}{ccc} \hline \end{array}$  |  $\begin{array}{ccc} \hline \end{array}$  |  $\begin{array}{ccc} \hline \end{array}$  10µF VIO OUT 5.4V/100mA R<sub>2</sub> C3 R1 : 10μF AW37501 10K  $SCI$ CFLY<sup>-</sup> SDA  $C_4$ Processor 4.7μF ENN CFLY<sub>2</sub> ENP **OUTN** -5.4V/100mA  $C<sub>5</sub>$ **PGND** 10μF

**Figure 1 Typical Application Circuit of AW37501**

*All trademarks are the property of their respective owners.*

# **General Description**

The AW37501 is designed to support positive /negative supply for driving TFT-LCD panels mainly in smartphones and tablets. The device employs a single inductor scheme to provide a small bill-ofmaterial and smallest PCB solution size.

It integrates a step-up DC-DC converter for preceding supply. An architecture with LDO and negative charge pump (NCP) generates dual outputs at +5.4V (default) and -5.4V (default), whose voltages can be programmed via an <sup>2</sup>C compatible interface.

The device offers excellent line and load regulation performances, as well as load transient. It features an outstanding efficiency that is greater than 80% when  $I<sub>OUT</sub>$  > 10mA and 85% when  $I<sub>OUT</sub>$  > 40mA. With its input voltage range of 2.7V to 5.5V, it can be powered by single-cell batteries (Li-Ion, Ni-Li, Li-Polymer).

## **Pin Configuration And Top Mark**



63QS - AW37501CSR Marking XXXX XXXX XXXX XXXX- Production Tracing Code



## **Pin Definition**



## **Functional Block Diagram**



**Figure 3 Functional Block Diagram**

## **Typical Application Circuits**

awinic



**Figure 4 AW37501 Application circuit**

#### *Notice for typical application circuits:*

- 1. All peripheral devices should be as closed as possible to the chip, C1、C2、C3、C4、C5 and L1 should be closed to VIN、REG、OUTP、CFLY1/2 and OUTN pins respectively. Besides the metal traces between them should be short and wide.
- 2. The inductor recommended 2.2μH is suitable for 80mA and 100mA application for better efficiency, but the value is usually 4.7μH for good current sensing and controlling function inside in 40mA mode.
- 3. The input capacitor C1 can be larger values; the output capacitors C2, C3 and C5 should be selected in recommended values, the larger value of C2, C3 and C5, the smaller of the ripple voltage, but the longer of starting time; the flying capacitor C4 can be larger, but overlarge value may cause large inrush current during startup.

## **Ordering Information**



# **Absolute Maximum Ratings(NOTE1)**



*NOTE1*: *Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.*

## **ESD Rating and Latch Up**



*NOTE2*: *The human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. Test method: ESDA/JEDEC JS-001-2017*

*NOTE3: Test method: ESDA/JEDEC JS-002-2018*

*NOTE4: Test method: JESD78E*

## **Recommended Components List**



## **Electrical Characteristics**

V<sub>IN</sub>=3.7V, ENN=ENP=V<sub>IN</sub>, V<sub>OUTP</sub>=5.4V, V<sub>OUTN</sub>=-5.4V, T<sub>A</sub>=25°C for typical values (unless otherwise noted)





#### **I <sup>2</sup>C INTERFACE TIMING**



awinic



**Figure 5 I 2C Interface Timing**

## **Typical Characteristics**

V<sub>IN</sub>=3.7V, ENN=ENP=V<sub>IN</sub>, V<sub>OUTP</sub>=5.4V, V<sub>OUTN</sub>=-5.4V, T<sub>A</sub>=25°C, Circuit of figure 4 unless other noted.







#### awinic 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd















#### awinic 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd



#### awinic 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd





## **awinic 上海艾为电子技术股份有限公司** shanghai awinic technology co., Itd







#### awinic 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd

![](_page_18_Figure_2.jpeg)

# awinic

#### 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd

![](_page_19_Figure_3.jpeg)

## **Detailed Functional Description**

AW37501 is designed to generate both positive and negative bias voltages for TFT-LCD panels or other general dual power supply applications. It consists a highly integrated synchronous boost converter with input voltage range from 2.7V to 5.5V. An internal LDO drops down the output voltage of the boost converter (VREG), delivering the positive supply from +4.0V to +6.0V (100mV/step). A charge pump inverts and regulates the output voltage of the boost converter ( $V_{\text{REG}}$ ), providing the negative supply from -4.0V to -6.0V (100mV/step). The operating mode can be selected among 40mA, 80mA and 100mA in order to achieve the necessary current capability and to get the best efficiency performance based on the application.

#### *Enabling and Disabling the Device*

ENP and ENN separately control positive output( $V_{\text{OUTP}}$ ) and negative output ( $V_{\text{OUTN}}$ ) enable or disable. When V<sub>IN</sub> is above the UVLO threshold, ENP or ENN goes to a logic-high, the boost converter will start up firstly and then the positive or negative voltage output. The boost converter is turned off when both ENP and ENN are low or V<sub>IN</sub> falls below the UVLO stop threshold. Both ENP pin and ENN pin have an internal 200kΩ pulldown resistance to ground.

#### *Power-Up and Soft-Start*

When  $V_{\text{IN}}$  is above UVLO threshold and ENN or ENP is pulled to high voltage, the boost converter is enabled. To avoid drawing high inrush current from a battery or high impedance power source during startup, the boost converter employs an internal soft-start feature.

During boost's soft start, inductance current is limited in two ways. When  $V_{\text{REG}}$  < 1.2V, the low side power transistor of boost is turned on for fixed on time and switching period, and the inductance current is DCM state; when  $V_{REG}$  > 1.2V, boost works in the low valley current limiting state; when  $V_{REG}$  reaches the target voltage, the boost converter has reached its power good, which means that boost output is established, soft start is finished, and LDO and charge pump are allowed to work after 60μs delay.

The LDO starts operating as soon as the ENP signal is pulled HIGH, when the boost converter has reached its power good threshold. The LDO integrates a soft-start that slowly ramps up its output voltage V<sub>OUTP</sub> regardless of the output capacitor and the target voltage, as long as the LDO current limit is not reached. the typical ramp-up time is 500μs.

The charge pump starts operating as soon as the ENN signal is pulled HIGH, when the boost converter has reached its power good threshold. The charge pump integrates a soft-start that slowly ramps up its output voltage V<sub>OUTN</sub> regardless of the output capacitor and the target voltage, the charge pump current is limited and the limit current can be configured by REG03H[7:6].

The LDO and charge pump can be turn on via configuring REG03H[4:3] and REG21H, the REG21H is the written protect register of REG03H[4:3]. The detail function of REG03H[4:3] is descripted as below:

#### **Power Control**

REG03H[4]: ENN = Enable OUTN output.

REG03H[3]: ENP = Enable OUTP output.

Note: Turning ON either the OUTP or OUTN output will also turn-on the boost converter for the REG voltage.

#### *Power-Down and Discharge*

The BOOST, LDO and NCP stop operating when V<sub>IN</sub> goes down below the UVLO threshold (usually 2.2V) or when both ENP and ENN are pulled low. The LDO stops operating when only ENP is pulled down while boost and NCP can still work, the same as NCP when ENN is pulled down. Both OUTP and OUTN can be actively discharged to GND by setting controlling bits DISP and DISN of REG03H with an approximately 60Ω and 20Ω discharging resistor respectively. If programmed to be active, when the enable signals go low or  $V_{\text{IN}}$  falls below UVLO, the discharge will occur during power down.

#### *Programmable OUTP and OUTN Voltage*

The OUTP positive output voltage is generated from the LDO supplied from a synchronous Boost converter, and OUTP is set at a default value of 5.4V. The boost converter also drives an inverting charge pump to generate OUTN negative output voltage which is set at a default value of -5.4V. The dual output voltages can be respectively programmed via a I<sup>2</sup>C interface, and the available voltage ranges are from +4V to +6V for OUTP and from -4V to -6V for OUTN with 100mV per step.

#### *BOOST Converter Output Voltage and Efficiency Improvement*

The output voltage of boost is adjusted automatically based on the output voltages of LDO and charge pump. In order to achieve good efficiency and overall ripple effect, select the higher between Voutp and |Voutn|, and accumulate according to the current gear configuration. 200mV will be increased if 40mA or 80mA mode is configured; 300mV will be increased if 100mA mode is configured.

In 40mA or 80mA mode,

VREG = max (VOUTP, |VOUTN|) + 200 mV

In 100mA mode,

 $V$ REG = max (VOUTP,  $|V$ OUTN $|$ ) + 300 mV

In order to improve the efficiency, when boost works in DCM state, once the inductance current reaches 0A, it will enter the skip cycle mode and stop switching. When the output voltage is lower than the output regulation value, the switching will be restore again for realizing the constant voltage output. This mechanism can achieve the power saving effect under light load.

#### *Under Voltage Lockout (UVLO)*

To avoid the mistaken operation of the IC at low input voltage, an under voltage lockout is designed which shuts down the device at voltage lower than the typical UVLO threshold of 2.2V. A hysteresis of 200mV is added so that the device cannot be enabled again until the input voltage goes up to 2.4V. This hysteresis voltage avoids unusual shutdown due to broad line transients when the battery gets suddenly heavily loaded. The serial interface I<sup>2</sup>C is still functional in the UVLO stop condition and the I<sup>2</sup>C registers' contents is only reset under POR, which is lower than UVLO stop condition.

#### *Overvoltage Protection*

The output voltage of the boost converter ( $V_{REG}$ ) is monitored with an overvoltage protection comparator, as soon as the OVP threshold of 7.3V is reached, the device stops switching. The device starts operation again once the output voltage falls 0.12V below the overvoltage threshold.

#### *Over Current Protection*

The AW37501 features a valley current limit sensing scheme to prevent from the BOOST is over loading. Current limit detection occurs during on-time of the synchronous rectifier cycle by cycle. When the inductor current is above the current limit within the whole switching cycle time, the off-time is increased to allow the inductor current to decrease to its threshold before the next on-time begins. When the current limit is reached, the output voltage V<sub>REG</sub> will decreases if the load further increases. If V<sub>REG</sub> is approximately below 1.2V during unexpected short circuit event, the boost converter works in discontinuous conduction mode to decrease the current from the battery. Once the short circuit event is released, the boost restarts.

The device also has an internal current limit circuit to help protect the LDO. During transient high-load current events, the OUTP sources a limited current of 370mA or 270mA, which is largely independent of the voltage at OUTP and can be configured via REG04H[4]. But if the output voltage of OUTP drops to 60% of the target value and over loading continues 32ms, this chip will shut down.

#### *OUTN Output Current Limit*

The OUTN built-in output current limit prevents the charge pump from over loading and OUTN short condition. The current limit threshold is decided by current mode set by REG03H[7:6].

![](_page_22_Picture_89.jpeg)

#### *Thermal Shutdown*

The device has a built-in temperature sensor which monitors the internal junction temperature. When the junction temperature exceeds 140℃, IC shuts down. When the junction temperature falls below the thermal recovery temperature, approximately 120℃, the device restarts by using the soft-start sequence.

## **General I <sup>2</sup>C Operation**

The device supports the I<sup>2</sup>C serial bus and data transmission protocol. It operates as a slave on the I<sup>2</sup>C bus. The maximum clock frequency specified by the I<sup>2</sup>C standard is 400kHz. Connect to the bus are made via the open-drain I/O pins SCL and SDA. The pull-up resistor can be selected in the range of 1k~10kΩ and the typical value is 4.7kΩ when I<sup>2</sup>C frequency is 400kHz. Different high level from 1.2V to 5V of this I<sup>2</sup>C interface is supported.

#### **Device Address**

awir

AW37501 7-bit slave address (A7~A1) is 0111110 binary(0x3EH). After the START condition, the I²C master sends the 7-bit chip address followed by an eighth (A0) read or write bit (R/W). R/W= 0 indicates a WRITE function and R/W = 1 indicates a READ function.

**Table 5. Device Address**

![](_page_23_Picture_241.jpeg)

#### **I <sup>2</sup>C Start/Stop**

I <sup>2</sup>C start: SDA changes from high level to low level when SCL is high level.

I <sup>2</sup>C stop: SDA changes from low level to high level when SCL is high level.

![](_page_23_Figure_10.jpeg)

**Figure 75 I <sup>2</sup>C Start/Stop Condition Timing**

#### **Data Validation**

When SCL is high level, SDA level must be constant. SDA can be changed only when SCL is low level.

![](_page_23_Figure_14.jpeg)

**Figure 76 Data Validation Diagram**

#### **ACK (Acknowledgement)**

awinio

ACK means the successful transfer of I<sup>2</sup>C bus data. After master sends an 8-bit data, SDA must be released; SDA is pulled to GND by slave device when slave acknowledges.

When master reads, slave device sends 8-bit data, releases the SDA and waits for ACK from master. If ACK is send and I<sup>2</sup>C stop is not send by master, slave device sends the next data. If ACK is not send by master, slave device stops to send data and waits for I<sup>2</sup>C stop.

![](_page_24_Figure_5.jpeg)

 **Figure 77 I <sup>2</sup>C ACK Timing**

#### **Write Cycle**

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol allows a single data line to transfer both command/control information and data using the synchronous serial clock.

Each data transaction is composed of a start condition, a number of byte transfers (set by the software) and a stop condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow.

In a write process, the following steps should be followed:

- a) Master device generates START condition. The "START" signal is generated by lowering the SDA signal while the SCL signal is high.
- b) Master device sends slave address (7-bit) and the data direction bit  $(R/W = 0)$ .
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master sends data byte to be written to the addressed register
- g) Slave sends acknowledge signal
- h) If master will send further data bytes, the control register address will be incremented by one after acknowledge signal (repeat step f and g)
- i) Master generates STOP condition to indicate write cycle end

![](_page_24_Figure_20.jpeg)

#### **Read Cycle**

In a read cycle, the following steps should be followed:

- a) Master device generates START condition
- b) Master device sends slave address (7-bit) and the data direction bit  $(R/W = 0)$ .
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master generates STOP condition followed with START condition or REPEAT START condition
- g) Master device sends slave address (7-bit) and the data direction bit (R/W = 1).
- h) Slave device sends acknowledge signal if the slave address is correct.
- i) Slave sends data byte from addressed register.
- j) If the master device sends acknowledge signal, the slave device will increase the control register address by one, then send the next data from the new addressed register.
- k) If the master device generates STOP condition, the read cycle is ended.

![](_page_25_Figure_15.jpeg)

**Figure 79 I 2C Read Byte Cycle**

## **Register Configuration**

### **Register MAP**

![](_page_26_Picture_456.jpeg)

R/W = Read/Write.

## **Register Detailed Description**

#### **Bit** Symbol R/W **Description Description Default** 7:5 | RSVD[2:0] | R | Reserved. 0x0E 4:0 VOUTP[4:0] RW Output voltage of LDO VOUTP[4:0] VOUTP(V) VOUTP[4:0] VOUTP(V) 00000 4.0 01011 5.1 00001 4.1 01100 5.2 00010 4.2 01101 5.3 00011 4.3 01110 **5.4(default)** 00100 4.4 01111 5.5 00101 4.5 10000 5.6 00110 4.6 10001 5.7 00111 4.7 10010 5.8 01000 4.8 10011 5.9 01001 4.9 10100 6.0 01010 5.0

#### **VOUTP**:**VOUTP Configure Register(Address 00H)**

**VOUTN**:**VOUTN Configure Register(Address 01H)**

![](_page_26_Picture_457.jpeg)

![](_page_27_Picture_279.jpeg)

#### **APPS**:**Applications Configure Register(Address 03H)**

#### **CTRL**:**Control State Configure Register(Address 04H)**

![](_page_27_Picture_280.jpeg)

#### **WPRTEN**:**Written Protect Functional Register(Address 21H)**

![](_page_27_Picture_281.jpeg)

## **Application Information**

The AW37501 employs a single inductor scheme to support positive /negative supply at current up to 100mA. Below are some peripheral selection guidelines.

The first step in the design procedure is to verify whether the maximum possible output current of the boost converter supports the specific application requirement. A simple approach is to estimate the converter efficiency, by taking the efficiency number from the provided efficiency curves at the application's maximum load or to use a worst case assumption for the expected efficiency.

1. Duty cycle:

$$
D = 1 - \frac{V_{IN} - \min \times \eta}{V_{REG}} \tag{1}
$$

2. Inductor ripple current:

$$
\Delta L = \frac{V_{IN} - \min \times D}{f_{SW} \times L}
$$
 (2)

3. Maximum output current:

$$
IOUT_{-}max = \left( ILM_{-}min + \frac{\Delta I_L}{2} \right) (1 - D) \tag{3}
$$

4. Peak switch current of the application:

$$
IswPEAK = \frac{I\omega\tau}{1-D} + \frac{\Delta I L}{2}
$$
 (4)

η = Estimated boost converter efficiency (use the number from the efficiency plots or 85% as an estimation)

 $f<sub>SW</sub>$  = Boost converter switching frequency

L = Selected inductor value for the boost converter

ISWPEAK = Boost converter switch current at the desired output current (must be  $\leq$  [ILIM\_min +  $\Delta$ IL])

ΔI<sup>L</sup> = Inductor peak-to-peak ripple current

 $V_{REG}$  = max ( $V_{OUTP}$ ,  $V_{OUTN}$ ) + 200mV (in 40mA mode or 80 mA mode) or + 300mV (in 100mA mode)

 $I_{\text{OUT}} = I_{\text{OUT}}$  voute +  $I_{\text{OUT}}$  voutn $I_{\text{N}}$ , ( $I_{\text{OUT}}$  max being the maximum current delivered on each rail)

The peak switch current is the current that the integrated switch and the inductor have to handle. The calculation must be done for the minimum input voltage where the peak switch current is highest.

The AW37501 integrates a charge pump to support negative supply. The charge pump uses only two external capacitors C4 and C5 as shown in the Figure 1. The output characteristics of this charge pump can be approximated by an ideal voltage source in series with a resistor. The voltage source equals  $-V_{REG}$ . The output resistance Rout is a function of the ON resistance of the internal MOS switches, the oscillator frequency, and the capacitance and ESR of C4 and C5. A good approximation is:

$$
R_{OUT} = 2 \times R_{SW} + \frac{1}{F_{NCP} \times C_4} + 4ESR_{C4} + ESR_{CS}
$$
 (5)

Where R<sub>sw</sub> is the ON resistance of the internal MOS switches. High value, low ESR capacitors reduce the output resistance. The littler of the distance from C<sup>4</sup> to CFLY1/2 in the PCB layout can also reduce the output resistance. Instead of increasing the capacitance, the oscillator frequency can be increased to reduce the  $2/(F_{NCP}^*C_4)$  term. Once this term is trivial compared with Rsw and ESRs, further increase to oscillator frequency and capacitance become ineffective. Furthermore larger oscillator frequency can increase quiescent current. The peak to peak output voltage ripple is determined by the oscillator frequency, and the capacitance and ESR of the output capacitor C5:

Nov. 2022 V1.4

$$
V_{\text{ripple}} = \frac{I \text{ourn}}{F \text{osc} \times C_5} + 2 \times I \text{ourn} \times ESR \text{ c}_5 \tag{6}
$$

Again, using a low ESR capacitor results in lower ripple.

The output resistance and ripple voltage are dependent on the capacitance and ESR values of the external capacitors. The output voltage drop from  $V_{RGE}$  to - $V_{\text{OUTN}}$  is the load current times the output resistance, and the charge pump efficiency is shown by:

$$
\eta = \frac{P_{OUT}}{P_{IN}} = \frac{(I_{OUTN})^{2} R_{L}}{(I_{OUTN})^{2} R_{L +} (I_{OUTN})^{2} R_{OUT +} I_{Q(NCP)}}
$$
(7)

where

IQ(NCP) is the quiescent power loss of the charge pump

 $($ IouTN)<sup>2</sup>RouT is the conversion loss associated with the switch on resistance, the two external capacitors and their ESRs.

#### **Inductor Selection**

Saturation current: the inductor must handle the maximum peak current  $\{I_L$  SAT > ISWPEAK, or I<sub>L</sub> SAT >  $\{I_L M_m m_i\}$ +ΔIL] as conservation approach}.

DC Resistance: the lower the DCR, the lower the losses. Inductor value: in order to keep the ratio I<sub>OUT</sub>/ΔIL low enough for proper sensing operation purpose, it is recommended to use a 4.7μH inductor for 40mA mode (a 2.2μH might however be used, but the efficiency might be lower than with 4.7μH at light loads depending on the inductor characteristics).

![](_page_29_Picture_429.jpeg)

#### **Capacitor Selection**

Again, using a low ESR capacite results in the Tree v.C. The Copyright Leaving of the state For best input voltage filtering low ESR ceramic capacitors are recommended for input capacitors. The AW37501 has an analog input pin VIN. A 4.7μF minimum bypass capacitor is required as closed as possible from VIN to GND. For better input voltage filtering, this value can be increased or two capacitors can be used. For output capacitors, higher capacitors values can be used to improve the load transient response and reduce output voltage ripple. For the best output voltage filtering, low ESR ceramic capacitors are recommended. A minimum of 4.7μF ceramic output capacitors is required. The NCP needs an external flying capacitor. The minimum value is 2.2μF. For proper operation, the flying capacitor value must be lower than the output capacitor of the boost converter on REG pin.

![](_page_29_Picture_430.jpeg)

## **PCB Layout Consideration**

AW37501 is a single inductor and dual outputs power supple, to obtain the optimal performance, PCB layout should be considered carefully. Here are some guidelines:

- 1. All peripheral components should be placed as close to the chip as possible. C1, C2, C3, C4, C5 and L1 should be close to VIN、REG、OUTP、CFLY1/2 and OUTN pins respectively. Avoid to connect device and chip pins with two different layers of copper, use the same layer of copper instead.
- 2. VIN and SW are the large current input of the chip, please routed according to 2.5A rule, and the advised width is 100mil.
- 3. The connection lines between the planes of C1、C2、C3、C4、C5 and respective chip pins should be as short and wide as possible, to reduce noise and ripple.
- 4. The exposed plane of chip and GND pins must be connected to the large-area ground layer of PCB directly, meanwhile place sufficient via below the exposed plane. Thus we can decrease the thermal resistor on the board to optimize heat-diffusion performance.
- 5. To achieve optimal large-current performance, the power path shown in red as the figure below must be widen.

![](_page_30_Figure_9.jpeg)

 $($   $)$ Via to signal layer on internal or bottom layer.

## **Package Description**

![](_page_31_Figure_3.jpeg)

## **Tape And Reel Information**

![](_page_32_Figure_3.jpeg)

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

![](_page_32_Figure_5.jpeg)

#### **All Dimensions are nominal**

![](_page_32_Picture_251.jpeg)

![](_page_33_Picture_0.jpeg)

## **Land Pattern Data**

![](_page_33_Figure_4.jpeg)

![](_page_33_Figure_5.jpeg)

UNIT: mm

#### **Revision History**

![](_page_34_Picture_185.jpeg)

## **Disclaimer**

All trademarks are the property of their respective owners. Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.