

# 150mA Single Inductor - Dual Output Power Supply

### **Features**

- 2.4V to 5.0V Input Voltage
- Dual Regulated Output Using Single Inductor
- Positive Output Voltage Range:
   4.0V to 6.5V (100mV/Step)
- Negative Output Voltage Range:
   -6.5V to -4.0V (100mV/Step)
- Maximum Output Current: 150mA
- Outstanding Combined Efficiency
   η > 80% at I<sub>OUT</sub> > 10 mA
   η > 85% at I<sub>OUT</sub> > 40 mA
- Outstanding Transient Response & Line Regulation
- ±1.5% Output Voltage Accuracy
- Shut-Down Supply Current: 1μA
- Under-Voltage Lock-Out and Thermal Shutdown
- WLCSP 1.916mmX1.112mmX0.55mm-15B, 0.4mm Pitch Package

# **Applications**

TFT LCD Smartphones, Tablets and NB Dual Power Supply Application

# **Typical Application Circuit**

# **General Description**

The AWP37503E is designed to support positive /negative supply for driving TFT-LCD panels mainly in smartphones and tablets. The device employs a single inductor scheme to provide a small bill-of-material and smallest PCB solution size.

It integrates a step-up DC-DC converter for preceding supply. An architecture with LDO and negative charge pump (NCP) generates dual outputs at +5.4V (default) and -5.4V (default), whose voltages can be programmed via an I<sup>2</sup>C compatible interface.

The device offers excellent line and load regulation performances, as well as load transient. It features an outstanding efficiency that is greater than 80% when I<sub>OUT</sub>>10mA and 85% when I<sub>OUT</sub>>40mA. With its input voltage range of 2.4V to 5.0V, it can be powered by single-cell batteries (Li-Ion, Ni-Li, Li-Polymer).



Figure 1 Typical Application Circuit of AWP37503E

All trademarks are the property of their respective owners.



# **Pin Configuration And Top Mark**



Figure 2 Pin Configuration and Top Mark

### **Pin Definition**

| No. | NAME  | DESCRIPTION                                                                                                                     |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------|
| A1  | ENN   | Enable input for negative output (OUTN). A logic high enables the negative output, a logic low forces the output into shutdown. |
| A2  | OUTN  | Output pin of the negative charge pump.                                                                                         |
| A3  | CFLY2 | Negative charge pump flying capacitor pin.                                                                                      |
| B1  | ENP   | Enable input for positive output (OUTP). A logic high enables the positive output, a logic low forces the output into shutdown. |
| B2  | SCL   | Clock input for the I <sup>2</sup> C serial interface.                                                                          |
| В3  | PGND  | Power Ground.                                                                                                                   |
| C1  | VIN   | Power Input.                                                                                                                    |
| C2  | SDA   | Data input for the I <sup>2</sup> C serial interface.                                                                           |
| C3  | CFLY1 | Negative charge pump flying capacitor pin.                                                                                      |
| D1  | SW    | Switch pin of the boost converter.                                                                                              |
| D2  | AGND  | Analog Ground.                                                                                                                  |
| D3  | REG   | Boost converter output pin.                                                                                                     |
| E1  | PGND  | Power Ground.                                                                                                                   |
| E2  | REG   | Boost converter output pin.                                                                                                     |
| E3  | OUTP  | Output pin of the LDO.                                                                                                          |

# **Functional Block Diagram**



Figure 3 Functional Block Diagram



# **Typical Application Circuit**



Figure 4 AWP37503E Application Circuit

### Notice for typical application circuit:

- 1. All peripheral devices should be as closed as possible to the chip, C1、C2、C3、C4、C5 and L1 should be closed to VIN、REG、OUTP、CFLY1/2 and OUTN pins respectively. Besides the metal traces between them should be short and wide.
- 2. The inductor recommended 2.2µH is suitable for 100mA and 150mA application for better efficiency, but the value is usually 4.7µH for good current sensing and controlling function inside in 50mA mode.
- 3. The input capacitor C1 can be larger values, the output capacitors C2, C3 and C5 should be selected in recommended values, the larger the starting time longer, the smaller the ripple voltage bigger, the flying capacitor C4 can be larger, but overlarge value may cause large inrush current during start.

# **Ordering Information**

| Part Number  | Part Number Temperature |                                             | Marking | Moisture<br>Sensitivity<br>Level | Environmenta<br>I Information | Delivery<br>Form             |
|--------------|-------------------------|---------------------------------------------|---------|----------------------------------|-------------------------------|------------------------------|
| AWP37503ECSR | -40°C∼85°C              | WLCSP<br>1.916mmX1.112<br>mmX0.55mm-<br>15B | 53X8    | MSL1                             | RoHS+HF                       | 4500 units/<br>Tape and Reel |



# **Absolute Maximum Ratings**(NOTE1)

| PARAMETER                   | PARAMETERS                                             |                                |  |  |  |  |
|-----------------------------|--------------------------------------------------------|--------------------------------|--|--|--|--|
| Supply voltage rar          | nge V <sub>IN</sub>                                    | -0.3V to 6V                    |  |  |  |  |
| Input voltage range         | ENN, ENP, SDA, SCL                                     | -0.3V to V <sub>IN</sub> +0.3V |  |  |  |  |
|                             | SW                                                     | -0.3V to 8V                    |  |  |  |  |
| Output valta as range       | REG, CFLY1                                             | -0.3V to 8V                    |  |  |  |  |
| Output voltage range        | OUTP                                                   | -0.3V to 7V                    |  |  |  |  |
|                             | CFLY2, OUTN                                            | -7V to 0.3V                    |  |  |  |  |
| Junction-to-ambient therma  | Junction-to-ambient thermal resistance θ <sub>JA</sub> |                                |  |  |  |  |
| Operating free-air temper   | erature range                                          | -40°C to 85°C                  |  |  |  |  |
| Maximum operating junction  | temperature T <sub>JMAX</sub>                          | 150°C                          |  |  |  |  |
| Storage temperatur          | -65°C to 150°C                                         |                                |  |  |  |  |
| Lead temperature (soldering | ng 10 seconds)                                         | 260°C                          |  |  |  |  |

NOTE1: Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.

# **ESD Rating and Latch Up**

| PARAMETERS                      | VALUE                  | UNIT |
|---------------------------------|------------------------|------|
| HBM (Human Body Model) (NOTE 2) | ±2                     | kV   |
| CDM(NOTE 3)                     | ±1.5                   | kV   |
| Latch-Up <sup>(NOTE 4)</sup>    | +IT: +200<br>-IT: -200 | mA   |

NOTE2: The human body model is a 100pF capacitor discharged through a 1.5k $\Omega$  resistor into each pin. Test method: ESDA/JEDEC JS-001-2023

NOTE3: Test method: ESDA/JEDEC JS-002-2022

NOTE4: Test method: JESD78F

# **Recommended Components List**

| Component | DESCRIPTION                    | MIN. | TYP. | MAX. | UNIT |
|-----------|--------------------------------|------|------|------|------|
| L1        | Inductor                       |      | 2.2  |      | μΗ   |
| C1        | Input capacitor                | 4.7  |      |      | μF   |
| C2        | REG output capacitor           |      | 10   |      | μF   |
| C4        | Flying capacitor               |      | 4.7  |      | μF   |
| C3 & C5   | OUTN and OUTP output capacitor |      | 10   |      | μF   |



# **Electrical Characteristics**

V<sub>IN</sub>=3.7V, ENN=ENP=V<sub>IN</sub>, V<sub>OUTP</sub>=5.4V, V<sub>OUTN</sub>=-5.4V, T<sub>A</sub>=25°C for typical values (unless otherwise noted)

|                                                   | PARAMETER                                  | TEST CONDITION                                                         | MIN  | TYP  | MAX  | UNIT     |
|---------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------|------|------|------|----------|
| INPUT V                                           | OLTAGES and CURRENTS                       |                                                                        |      |      |      |          |
| V <sub>IN</sub>                                   | VIN supply voltage range                   |                                                                        | 2.4  |      | 5.0  | V        |
| V <sub>UVLO</sub> Under-voltage lockout threshold |                                            | V <sub>IN</sub> rising                                                 |      | 2.2  |      | V        |
| VUVLO                                             | Under-voltage lockout threshold            | V <sub>IN</sub> falling                                                |      | 2.0  |      | V        |
| ΙQ                                                | Quiescent current                          | I <sub>OUT</sub> =0mA                                                  |      | 750  |      | μΑ       |
| I <sub>SD</sub>                                   | Shutdown down current                      | ENP=ENN=0V                                                             |      | 1    |      | μΑ       |
| LOGIC E                                           | NN, ENP <sup>(NOTE 5)</sup>                |                                                                        |      |      |      |          |
| VIH                                               | High level input voltage                   | V <sub>IN</sub> =2.4 V to 5.0 V                                        | 0.84 |      |      | V        |
| VIL                                               | Low level input voltage                    | VIN-2.4 V to 5.0 V                                                     |      |      | 0.36 | V        |
| Ren                                               | Pulldown resistor                          | ENP and ENN pull-<br>down resistance                                   |      | 0.2  |      | МΩ       |
| LOGIC S                                           | CL, SDA <sup>(NOTE 6)</sup>                |                                                                        |      |      |      |          |
| VIH                                               | High level input voltage                   | - V <sub>IN</sub> =2.4 V to 5.0 V                                      | 0.84 |      |      | V        |
| VIL                                               | Low level input voltage                    | VIN-2.4 V to 5.0 V                                                     |      |      | 0.36 | V        |
| BOOST O                                           | CONVERTER CHARACTERISTICS                  |                                                                        |      |      |      |          |
| I <sub>LIM</sub>                                  | Boost converter valley current limit value |                                                                        |      | 1.5  |      | Α        |
| Fsw                                               | Boost converter switching frequency        | )                                                                      |      | 1.1  |      | MHz      |
| T <sub>SS</sub>                                   | Soft start-up time                         |                                                                        |      | 0.2  |      | ms       |
| LDO CHA                                           | ARACTERISTICS                              |                                                                        |      |      |      |          |
|                                                   | Positive output voltage range              | In 100mV steps, no load                                                | 4.0  |      | 6.5  | V        |
| Voutp                                             | Default output voltage                     | I <sub>OUTP</sub> =80mA                                                |      | 5.4  |      | V        |
|                                                   | Positive output voltage accuracy           | I <sub>OUTP</sub> <100mA                                               |      | ±1.5 |      | %        |
|                                                   | OUTD 1 1 1 1 1 1                           | REG04H[4]=0                                                            |      | 370  |      | mA       |
| I <sub>OUTP_LIM</sub>                             | OUTP output current limit value            | REG04H[4]=1                                                            |      | 270  |      | mA       |
| V <sub>DROP</sub>                                 | Dropout voltage                            | V <sub>REG</sub> =V <sub>OUTP</sub> =5.4V,<br>I <sub>OUTP</sub> =100mA |      | 60   |      | mV       |
| $V_{LIP}$                                         | OUTP line regulation                       | V <sub>IN</sub> =2.4V to 5.0V,<br>I <sub>OUTP</sub> =80mA              |      | 3    |      | mV       |
| V <sub>LOP</sub>                                  | OUTP load regulation                       | Δl <sub>OUTP</sub> =80mA                                               |      | 2    |      | %/A      |
| RDISP                                             | OUTP discharge resistor                    |                                                                        |      | 60   |      | Ω        |
| NEGATIV                                           | /E CHARGE PUMP CHARACTERIS                 | STICS                                                                  | 1    |      | •    | <u> </u> |
| Voutn                                             | Negative output voltage range              | In 100mV steps, no load                                                | -6.5 |      | -4.0 | V        |
| 33.11                                             | Default Output                             | I <sub>OUTN</sub> =80mA                                                |      | -5.4 |      | V        |
|                                                   | •                                          |                                                                        | •    |      |      |          |



|                  | PARAMETER                                | TEST CONDITION                                            | MIN | TYP  | MAX | UNIT |
|------------------|------------------------------------------|-----------------------------------------------------------|-----|------|-----|------|
|                  | Negative output voltage accuracy         | I <sub>OUTN</sub> <100mA                                  |     | ±1.5 |     | %    |
|                  |                                          | REG03H[7:6]=00,<br>REG04H[3]=1<br>50mA mode               | 50  |      |     | mA   |
| loutn            | Negative output current capability       | REG03H[7:6]=01,<br>REG04H[3]=1<br>100mA mode(default)     | 100 |      |     | mA   |
|                  |                                          | REG03H[7:6]=10/11,<br>REG04H[3]=1<br>150mA mode           | 150 |      |     | mA   |
| F <sub>NCP</sub> | Negative charge pump switching frequency |                                                           |     | 1.0  |     | MHz  |
| V <sub>LIN</sub> | OUTN line regulation                     | V <sub>IN</sub> =2.4V to 5.0V,<br>I <sub>OUTN</sub> =80mA |     | 3    |     | mV   |
| V <sub>LON</sub> | OUTN load regulation                     | ΔI <sub>OUTN</sub> =80 mA                                 |     | 8    |     | %/A  |
| Rdisn            | OUTN discharge resistor                  |                                                           |     | 20   |     | Ω    |
| PROTE            | CTION                                    |                                                           |     |      |     |      |
| Тотр             | Overheating shutdown temperature         |                                                           |     | 140  |     | °C   |
|                  | Thermal hysteresis for Totp              |                                                           |     | 20   |     | °C   |

NOTE 5/6: Guaranteed by design.

# I<sup>2</sup>C Interface Timing

| SYMBOL                | DESCRIPTION                            | MIN  | TYP | MAX | UNIT |     |
|-----------------------|----------------------------------------|------|-----|-----|------|-----|
| F <sub>SCL</sub>      | Interface Clock Frequency              |      |     |     | 400  | kHz |
| T                     | Deglitch Time                          | SCL  |     | 83  |      | ns  |
| T <sub>DEGLITCH</sub> | Deglitch Time                          | SDA  |     | 115 |      | ns  |
| T <sub>HD:STA</sub>   | (Repeat-Start) Start Condition Hold Ti | me   | 0.6 |     |      | μs  |
| T <sub>LOW</sub>      | Low Level Width of SCL                 |      | 1.3 |     |      | μs  |
| Тнібн                 | High Level Width of SCL                |      | 0.6 |     |      | μs  |
| T <sub>SU:STA</sub>   | (Repeat-Start) Start Condition Setup   | Гime | 0.6 |     |      | μs  |
| T <sub>HD:DAT</sub>   | Data Hold Time                         |      | 0   |     |      | μs  |
| T <sub>SU:DAT</sub>   | Data Setup Time                        |      | 0.1 |     |      | μs  |
| T <sub>R</sub>        | Rising Time of SDA and SCL             |      |     | 0.3 | μs   |     |
| T <sub>F</sub>        | Falling Time of SDA and SCL            |      |     |     | 0.3  | μs  |

| T <sub>SU:STO</sub> | Stop Condition Setup Time             | 0.6 |  | μs |
|---------------------|---------------------------------------|-----|--|----|
| T <sub>BUF</sub>    | Time Between Start and Stop Condition | 1.3 |  | μs |



Figure 5 I<sup>2</sup>C Interface Timing



# **Typical Characteristics**

V<sub>IN</sub>=3.7V, ENN=ENP=V<sub>IN</sub>, V<sub>OUTP</sub>=5.4V, V<sub>OUTN</sub>=-5.4V, T<sub>A</sub>=25°C, Circuit of figure 4 unless other noted.













Apr. 2025 V1.0



Figure 47 Line Transient (100mA Mode)

Figure 46 Load Transient (100mA Mode)





# **Detailed Functional Description**

AWP37503E is designed to generate both positive and negative bias voltages for TFT-LCD panels or other general dual power supply applications. It consists a highly integrated synchronous boost converter with input voltage range from 2.4V to 5.0V. An internal LDO drops down the output voltage of the boost converter (VREG), delivering the positive supply from +4.0V to +6.5V (100mV/step). A charge pump inverts and regulates the output voltage of the boost converter (V<sub>REG</sub>), providing the negative supply from -4.0V to -6.5V (100mV/step). The operating mode can be selected during 50mA, 100mA and 150mA in order to achieve the necessary current capability and to get the best efficiency performance based on the application.

### **Timing Diagram**



Figure 58 Power Up Timing



**Software Reset Timing** 

### **Enabling and Disabling the Device**

ENP and ENN separately control positive output(VOUTP) and negative output (VOUTN) enable or disable. When VIN is above the UVLO threshold, ENP or ENN goes to a logic-high, the boost converter will start up firstly and then the positive or negative voltage output. The boost converter is turned off when both ENP and ENN are low or VIN falls below the UVLO stop threshold. Both ENP pin and ENN pin have an internal  $200k\Omega$ pull-down resistance to ground.



### Power-Up and Soft-Start

When VIN pin is above UVLO rising threshold and ENN or ENP is pulled to high voltage, the boost converter is enabled. To avoid drawing high inrush current from a battery or high impedance power source during startup, the boost converter employs an internal soft-start feature.

During boost's soft start, inductance current is limited in two ways. When VREG < 1.2V, the low side power transistor of boost is turned on for fixed on time and switching cycle, and the inductance current is DCM state; when VREG > 1.2V, boost works in the low valley current limiting state; when VREG reaches the target voltage, the boost converter has reached its power good, which means that boost output is established, soft start is finished, and LDO and charge pump are allowed to work after 60µs delay.

The LDO starts operating as soon as the ENP signal is pulled HIGH, when the boost converter has reached its power good threshold. The LDO integrates a soft-start that slowly ramps up its output voltage VOUTP regardless of the output capacitor and the target voltage, as long as the LDO current limit is not reached. the typical ramp-up time is 500µs.

The charge pump starts operating as soon as the ENN signal is pulled HIGH, when the boost converter has reached its power good threshold. The charge pump integrates a soft-start that slowly ramps up its output voltage VOUTN regardless of the output capacitor and the target voltage, the soft-start rate can be configured through REG08H[1]. The soft-start current limit is about 1/4 value for each current mode in REG03H[7:6] when writing REG08H[1]=0, and the soft-start current limit is full value when writing REG08H[1]=1. The charge pump current is limited and the limit current can be configured by REG03H[7:6] and REG04H[3], before configuring the current mode in REG03H[7:6], the current mode limit value should be set to the maximum value by writing REG04H[3]=1.

The LDO and Charge pump can be turn on via configuring REG03H[4:3] and REG21H, the REG21H is the written protect register of REG03H[4:3]. The detail function of REG03H[4:3] is descripted as below:

### **Power Control**

REG03H[4]: ENN = Enable OUTN output. REG03H[3]: ENP = Enable OUTP output.

Note: Turning ON either the OUTP or OUTN output will also turn-on the boost converter for the REG voltage.

### Power-Down and Discharge

The BOOST, LDO and NCP stop operating when VIN goes down below the UVLO threshold (usually 2V) or when both ENP and ENN are pulled low. The LDO stops operating when only ENP is pulled down while boost and NCP can still work, the same as NCP when ENN is pulled down. Both OUTP and OUTN can be actively discharged to GND by setting controlling bits DISP and DISN of REG03H[1:0] with an approximately  $60\Omega$  and  $20\Omega$  discharging resistor respectively. If programmed to be active, when the enable signals go low or VIN falls below UVLO, the discharge will occur during power down.

## **Programmable OUTP and OUTN Voltage**

The OUTP positive output voltage is generated from the LDO supplied from a synchronous Boost converter, and OUTP is set at a default value of 5.4V. The boost converter also drives an inverting charge pump to generate OUTN negative output voltage which is set at a default value of -5.4V. The dual output voltages can be respectively programmed via a I2C interface, and the available voltage ranges are from +4.0V to +6.5V for OUTP and from -4.0V to -6.5V for OUTN with 100mV per step.

### **BOOST Converter Output Voltage and Efficiency Improvement**

The output voltage of boost is adjusted automatically based on the output voltages of LDO and charge pump. In order to achieve good efficiency and overall ripple effect, select the highest output value of the two, and accumulate according to the current gear configuration.200mV will be increased if 50mA or 100mA mode is configured; 300mV will be increased if 150mA mode is configured.

In 50mA or 100mA mode,

awinic

VREG = max (VOUTP, |VOUTN|) + 200 mV

In 150mA mode.

VREG = max (VOUTP, |VOUTN|) + 300 mV

In order to improve the efficiency, when boost works in DCM state, once the inductance current reaches 0A, it will enter the skip cycle mode and stop switching. When the output voltage is lower than the output regulation value, the switching will be restore again for realizing the constant voltage output. This mechanism can achieve the power saving effect under light load.

### **Under voltage Lockout (UVLO)**

To avoid the mistaken operation of the IC at low input voltage, an under voltage lockout is included which shuts down the device at voltages lower than the typical UVLO threshold of 2V. A hysteresis of 200mV is added so that the device cannot be enabled again until the input voltages goes up to 2.2V. This hysteresis voltage avoids unusual shutdown due to broad line transients when the battery gets suddenly heavily loaded. The serial interface I2C is still functional in the UVLO stop condition and the I2C registers' contents is only reset under POR, which is lower than UVLO stop condition.

### **Overvoltage Protection**

The output voltage of the boost converter (VREG) is monitored with an overvoltage protection comparator, as soon as the OVP threshold of 7.3V is reached, the device stops switching. The device starts operation again once the output voltage falls 0.12V below the overvoltage threshold.

### **Over Current Protection**

The AWP37503E features a valley current limit sensing scheme to prevent from the VREG is over loading. Current limit detection occurs during each off-time by sensing the voltage drop across the synchronous rectifier. When the inductor current is above the current limit within the whole switching cycle time, the off-time is increased to allow the inductor current to decrease to its threshold before the next on-time begins. When the current limit is reached, the output voltage VREG decreases during further load increase. If VREG is approximately below 1.2V during unexpected short circuit events, the boost converter starts to work in discontinuous conduction mode to limit the current from the battery. Once the short circuit is released, the boost goes back to soft start again and regulates the output voltage.

The device also has an internal current limit circuit to help protect the LDO. During transient high-load current events, the OUTP sources a limited current of 370mA or 270mA, which is largely independent of the voltage at OUTP and can be configured via REG04H[4]. But if the output voltage of OUTP drops to 60% of the target value and over loading continues 32ms, this chip will enter shutdown mode.

### **OUTN Output Current Limit**

The AWP37503E OUTN built-in output current limit protect to prevent from over loading and OUTN short condition. The current limit threshold is decided by current mode set by REG03H[7:6].



Table 1 Current Limit Threshold of Different Current Mode

| Current mode | Current limit threshold |
|--------------|-------------------------|
| 50mA mode    | >50mA                   |
| 100mA mode   | >100mA                  |
| 150mA mode   | >150mA                  |

### **Thermal Shutdown**

The device has a built-in temperature sensor which monitors the internal junction temperature. When the junction temperature exceeds 140°C, IC shuts down. When the junction temperature falls below the thermal recovery temperature, approximately 120°C, the device restarts by using the soft-start sequence.



### General I<sup>2</sup>C Operation

The device supports the I²C serial bus and data transmission protocol. It operates as a slave on the I²C bus. The maximum clock frequency specified by the I²C standard is 400kHz. Connect to the bus are made via the open-drain I/O pins SCL and SDA. The pull-up resistor can be selected in the range of  $1k\sim10k\Omega$  and the typical value is  $4.7k\Omega$  when I²C frequency is 400kHz. Different high level from 0.9V to 5V of this I²C interface is supported.

### **Device Address**

AWP37503E 7-bit slave address (A7 $\sim$ A1) is 0111110 binary(0x3EH). After the START condition, the I $^{2}$ C master sends the 7-bit chip address followed by an eighth (A0) read or write bit (R/W). R/W= 0 indicates a WRITE function and R/W = 1 indicates a READ function.

Table 2 Device Address

| A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0  |
|----|----|----|----|----|----|----|-----|
| 0  | 1  | 1  | 1  | 1  | 1  | 0  | R/W |

### PC Start/Stop

I<sup>2</sup>C start: SDA changes from high level to low level when SCL is high level. I<sup>2</sup>C stop: SDA changes from low level to high level when SCL is high level.



Figure 60 I<sup>2</sup>C Start/Stop Condition Timing

### Data Validation

When SCL is high level, SDA level must be constant. SDA can be changed only when SCL is low level.



Figure 61 Data Validation Diagram



### ACK (Acknowledgement)

ACK means the successful transfer of I<sup>2</sup>C bus data. After master sends an 8-bit data, SDA must be released; SDA is pulled to GND by slave device when slave acknowledges.

When master reads, slave device sends 8-bit data, releases the SDA and waits for ACK from master. If ACK is send and I<sup>2</sup>C stop is not send by master, slave device sends the next data. If ACK is not send by master, slave device stops to send data and waits for I<sup>2</sup>C stop.



Figure 62 I<sup>2</sup>C ACK Timing

### Write Cycle

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol allows a single data line to transfer both command/control information and data using the synchronous serial clock.

Each data transaction is composed of a start condition, a number of byte transfers (set by the software) and a stop condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow.

In a write process, the following steps should be followed:

- Master device generates START condition. The "START" signal is generated by lowering the SDA signal while the SCL signal is high.
- b) Master device sends slave address (7-bit) and the data direction bit (R/W = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master sends data byte to be written to the addressed register
- g) Slave sends acknowledge signal
- h) If master will send further data bytes, the control register address will be incremented by one after acknowledge signal (repeat step f and g)
- i) Master generates STOP condition to indicate write cycle end



### Figure 63 I<sup>2</sup>C Write Byte Cycle

### Read Cycle

In a read cycle, the following steps should be followed:

- a) Master device generates START condition
- b) Master device sends slave address (7-bit) and the data direction bit (R/W = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master generates STOP condition followed with START condition or REPEAT START condition
- g) Master device sends slave address (7-bit) and the data direction bit (R/W = 1).
- h) Slave device sends acknowledge signal if the slave address is correct.
- i) Slave sends data byte from addressed register.
- j) If the master device sends acknowledge signal, the slave device will increase the control register address by one, then send the next data from the new addressed register.
- k) If the master device generates STOP condition, the read cycle is ended.



Figure 64 I<sup>2</sup>C Read Byte Cycle



# **Register Configuration**

# **Register MAP**

| ADDR | NAME   | R/W | Bit7      | Bit6                 | Bit5    | Bit4             | Bit3                          | Bit2   | Bit1   | Bit0    | Default |
|------|--------|-----|-----------|----------------------|---------|------------------|-------------------------------|--------|--------|---------|---------|
| 0x00 | VOUTP  | R/W | RSVD[2:0] |                      |         | VOUTP[4:0]       |                               |        |        |         | 0x0E    |
| 0x01 | VOUTN  | R/W | ı         | RSVD[2:0] VOUTN[4:0] |         |                  |                               | 0x0E   |        |         |         |
| 0x03 | APPS   | R/W | APPS      | [1:0]                | RESET   | ENN              | ENP                           | RSVD   | DISP   | DISN    | 0x43    |
| 0x04 | CTRL   | R/W |           | RSVD[2:0]            |         | ILMTLDO          | ILMTNCP RSVD VENDOR[1:0]      |        |        | OR[1:0] | 0x11    |
| 0x06 | DEVID  | RO  |           | RS                   | VD[3:0] |                  |                               | DEV_II | D[3:0] |         | 0x0E    |
| 0x08 | SFST   | R/W |           | RSVD[5:0] SFST RSVD  |         |                  |                               |        | RSVD   | 0x00    |         |
| 0x21 | WPRTEN | R/W |           |                      | Writ    | tten protect fur | nctional Regi <mark>st</mark> | er     |        |         | 0x00    |

R/W = Read/Write; RO = Read Only

# **Register Detailed Description**

# **VOUTP: VOUTP Configure Register(Address 00H)**

| Bit | Symbol     | R/W |                   | Descr    | iption     |              | Default |       |     |  |
|-----|------------|-----|-------------------|----------|------------|--------------|---------|-------|-----|--|
| 7:5 | RSVD[2:0]  | R   | Reserved.         |          | <u> </u>   |              |         |       |     |  |
|     |            |     | Output voltage of | of LDO   |            |              |         |       |     |  |
|     |            |     | VOUTP[4:0]        | VOUTP(V) | VOUTP[4:0] | VOUTP(V)     |         |       |     |  |
|     |            |     | 00000             | 4.0      | 01101      | 5.3          |         |       |     |  |
|     |            |     | 00001             | 4.1      | 01110      | 5.4(default) |         |       |     |  |
|     |            |     | 00010             | 4.2      | 01111      | 5.5          |         |       |     |  |
|     |            |     | 00011             | 4.3      | 10000      | 5.6          |         |       |     |  |
|     |            |     | 00100             | 4.4      | 10001      | 5.7          | 00      |       |     |  |
| 4:0 | VOUTP[4:0] | RW  | 00101             | 4.5      | 10010      | 5.8          | 0x0E    |       |     |  |
|     |            |     | 00110             | 4.6      | 10011      | 5.9          |         |       |     |  |
|     |            |     |                   |          |            | 00111        | 4.7     | 10100 | 6.0 |  |
|     |            |     | 01000             | 4.8      | 10101      | 6.1          |         |       |     |  |
|     |            |     | 01001             | 4.9      | 10110      | 6.2          |         |       |     |  |
|     |            |     | 01010             | 5.0      | 10111      | 6.3          |         |       |     |  |
|     | •          |     | 01011             | 5.1      | 11000      | 6.4          |         |       |     |  |
|     |            |     | 01100             | 5.2      | 11001      | 6.5          |         |       |     |  |

### **VOUTN: VOUTN Configure Register(Address 01H)**

| TOOTH, TOOTH Comigato Register (Address of the |            |     |                |                |            |               |      |  |
|------------------------------------------------|------------|-----|----------------|----------------|------------|---------------|------|--|
| Bit                                            | Symbol     | R/W |                | Description    |            |               |      |  |
| 7:5                                            | RSVD[2:0]  | R   | Reserved.      |                |            |               |      |  |
|                                                |            |     | Output voltage | of charge pump |            |               |      |  |
|                                                |            |     | VOUTN[4:0]     | VOUTN(V)       | VOUTN[4:0] | VOUTN(V)      |      |  |
|                                                |            |     | 00000          | -4.0           | 01101      | -5.3          |      |  |
|                                                |            |     | 00001          | -4.1           | 01110      | -5.4(default) | 0x0E |  |
| 4:0                                            | VOUTN[4:0] | RW  | 00010          | -4.2           | 01111      | -5.5          | UXUE |  |
|                                                |            |     | 00011          | -4.3           | 10000      | -5.6          |      |  |
|                                                |            |     | 00100          | -4.4           | 10001      | -5.7          |      |  |
|                                                |            |     | 00101          | -4.5           | 10010      | -5.8          |      |  |
|                                                |            |     | 00110          | -4.6           | 10011      | -5.9          |      |  |



| 00111 | -4.7 | 10100 | -6.0 |  |
|-------|------|-------|------|--|
| 01000 | -4.8 | 10101 | -6.1 |  |
| 01001 | -4.9 | 10110 | -6.2 |  |
| 01010 | -5.0 | 10111 | -6.3 |  |
| 01011 | -5.1 | 11000 | -6.4 |  |
| 01100 | -5.2 | 11001 | -6.5 |  |

### APPS: Applications Configure Register(Address 03H)

| Bit | Symbol    | R/W | Description                                                                                                           | Default |
|-----|-----------|-----|-----------------------------------------------------------------------------------------------------------------------|---------|
| 7   |           |     | Current mode application. It must be written after writing the                                                        |         |
| 6   | APPS[1:0] | R/W | register 0x04[3]=1;<br>00: 50mA mode; <b>01: 100mA mode(default)</b> .<br>10: 150mA mode; 11: 150mA mode.             |         |
| 5   | RESET     | R/W | Soft reset bit. 0: keep; Write 1: reset.                                                                              |         |
| 4   | ENN       | R/W | Enable charge pump output. It must be written after writing the register 0x21H=4CH;  0: disable (default); 1: enable. | 0x43    |
| 3   | ENP       | R/W | Enable LDO output. It must be written after writing the register 0x21H=4CH;  0: disable (default); 1: enable.         |         |
| 2   | RSVD      | R/W | Reserved.                                                                                                             |         |
| 1   | DISP      | R/W | LDO actively discharge enable.  0: disable; 1: enable (default).                                                      |         |
| 0   | DISN      | R/W | Charge pump actively discharge enable.  0: disable; 1: enable (default).                                              |         |

### CTRL: Control State Configure Register(Address 04H)

| Bit | Symbol            | R/W | Description                                                                    | Default |
|-----|-------------------|-----|--------------------------------------------------------------------------------|---------|
| 7:5 | RSVD[2:0]         | R   | Reserved.                                                                      |         |
| 4   | ILMTLDO           | R/W | LDO output current limit value configure: 0: 370mA; 1: 270mA(default).         |         |
| 3   | ILMTNCP           | R/W | NCP output current limit value configure:  0: default value; 1: maximum value. | 0x11    |
| 2   | RSVD              | R   | Reserved.                                                                      |         |
| 1:0 | 1:0 VENDOR[1:0] R |     | Vendor ID, read only.  01: AWINIC Vendor Number(default). 00,10,11: others.    |         |

### **DEVID: Device Address Configure Register(Address 06H)**

| Bit | Symbol      | R/W | Description    | Default |
|-----|-------------|-----|----------------|---------|
| 7:4 | RSVD[3:0]   | RO  | Reserved.      | 0x0E    |
| 3:0 | DEV_ID[3:0] | RO  | Device address | UXUE    |

### SFST: Soft-start Configure Register(Address 08H)

| Bit | Symbol    | R/W | Description                                                   | Default |
|-----|-----------|-----|---------------------------------------------------------------|---------|
| 7:2 | RSVD[5:0] | RO  | Reserved.                                                     |         |
| 1   | SFST      | R/W | NCP soft-start slow or fast configure bit:  0: slow; 1: fast. | 0x00    |

| 0 | RSVD | RO | Reserved. |  |
|---|------|----|-----------|--|
|---|------|----|-----------|--|

### WPRTEN: Written Protect Functional Register(Address 21H)

| Bit | Symbol | R/W | Description                                                                                                                                                                                          | Default |
|-----|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:0 | WPRTEN | W/R | Write protect functional register of APPS[4:3]: Write 4CH open written protect function, and read, return 01H; Write other codes to disable writing register of APPS[4:3], and return 00H when read; | 0x00    |

# **Application Information**

The AWP37503E employs a single inductor scheme to support positive/negative supply at current up to 150mA. Below are some peripheral selection guidelines.

The first step in the design procedure is to verify whether the maximum possible output current of the boost converter supports the specific application requirement. A simple approach is to estimate the converter efficiency, by taking the efficiency number from the provided efficiency curves at the application's maximum load or to use a worst case assumption for the expected efficiency.

1. Duty cycle:

$$D = 1 - \frac{VIN \underline{\min \times \eta}}{V_{RFG}}$$
 (1)

Inductor ripple current:

$$\Delta I_{L} = \frac{VIN\_min \times D}{form \times I} \tag{2}$$

Maximum output current:

$$IOUT_{max} = \left(ILIM_{min} + \frac{\Delta I_{L}}{2}\right)(1 - D)$$
 (3)

4. Peak switch current of the application:

$$I_{\text{SWPEAK}} = \frac{\text{IOUT}}{1 - \text{D}} + \frac{\Delta I_L}{2} \tag{4}$$

 $\eta$  = Estimated boost converter efficiency (use the number from the efficiency plots or 85% as an estimation)

fsw = Boost converter switching frequency

L = Selected inductor value for the boost converter

 $I_{SWPEAK}$  = Boost converter switch current at the desired output current (must be  $< [I_{LIM min} + \Delta I_L]$ )

ΔI<sub>L</sub> = Inductor peak-to-peak ripple current

VREG = max (VOUTP, VOUTN) + 200mV (in 50mA mode or 100 mA mode) or + 300mV (in 150mA mode)

lout = lout\_voutp + |lout\_voutn|, (lout\_max being the maximum current delivered on each rail)

The peak switch current is the current that the integrated switch and the inductor have to handle. The calculation must be done for the minimum input voltage where the peak switch current is highest.

The AWP37503E integrates a charge pump to support negative supply. The charge pump uses only two external capacitors C4 and C5 as shown in the Figure 1. The output characteristics of this charge pump can be approximated by an ideal voltage source in series with a resistor. The voltage source equals  $-V_{REG}$ . The output resistance  $R_{out}$  is a function of the ON resistance of the internal MOS switches, the oscillator frequency, and the capacitance and ESR of C4 and C5. A good approximation is:

$$Rout = 2 \times Rsw + \frac{1}{Fosc \times C_4} + 4ESRc_4 + ESRc_5$$
 (5)

Where R<sub>SW</sub> is the ON resistance of the internal MOS switches. High value, low ESR capacitors reduce the



output resistance. The littler of the distance from  $C_4$  to CFLY1/2 in the PCB layout can also reduce the output resistance. Instead of increasing the capacitance, the oscillator frequency can be increased to reduce the  $2/(F_{OSC}*C_4)$  term. Once this term is trivial compared with  $R_{SW}$  and ESRs, further increase to oscillator frequency and capacitance become ineffective. Furthermore larger oscillator frequency can increase quiescent current. The peak to peak output voltage ripple is determined by the oscillator frequency, and the capacitance and ESR of the output capacitor C5:

$$V_{ripple} = \frac{I_{OUTN}}{F_{OSC} \times C5} + 2 \times I_{OUTN} \times ESR_{C5}$$
 (6)

Again, using a low ESR capacitor results in lower ripple.

The output resistance and ripple voltage are dependent on the capacitance and ESR values of the external capacitors. The output voltage drop from V<sub>RGE</sub> to -V<sub>OUTN</sub> is the load current times the output resistance, and the charge pump efficiency is shown by:

$$\eta = \frac{P_{\text{OUT}}}{P_{\text{IN}}} = \frac{(I_{\text{OUTN}})^2 R_L}{(I_{\text{OUTN}})^2 R_L + (I_{\text{OUTN}})^2 R_{\text{OUT}} + I_{\text{Q(NCP)}}}$$
(7)

where

 $I_{Q(NCP)}$  is the quiescent power loss of the charge pump.

(I<sub>OUTN</sub>)<sup>2</sup>R<sub>OUT</sub> is the conversion loss associated with the switch on resistance, the two external capacitors and their ESRs.

### Inductor Selection

Saturation current: the inductor must handle the maximum peak current  $\{I_{L\_SAT} > I_{SWPEAK}, or I_{L\_SAT} > [I_{LIM\_min} + \Delta I_{L}]$  as conservation approach $\}$ .

DC Resistance: the lower the DCR, the lower the losses. Inductor value: in order to keep the ratio  $I_{OUT}/\Delta I_{L}$  low enough for proper sensing operation purpose, it is recommended to use a 4.7µH inductor for 50mA mode (a 2.2µH might however be used, but the efficiency might be lower than with 4.7µH at light loads depending on the inductor characteristics).

| L(µH) | Supplier | Component Code                  | ELA Size | I <sub>SAT</sub> (A) | DCR TYP(mΩ) |
|-------|----------|---------------------------------|----------|----------------------|-------------|
| 2.2   | Toko     | 1269 <mark>AS-H-2</mark> R2N=P2 | 1008     | 2.4                  | 130         |
| 2.2   | Chilisin | MHCD252012A-2R2M-A8S            | 2520     | 2                    | 102         |
| 4.7   | Toko     | 1269AS-H-4R7N=P2                | 1008     | 1.6                  | 250         |
| 4.7   | Sunlord  | WPN252010HS4R7MT                | 2520     | 1.3                  | 276         |

### **Capacitor Selection**

For best input voltage filtering low ESR ceramic capacitors are recommended for input capacitors. The AWP37503E has an analog input pin VIN. A  $4.7\mu F$  minimum bypass capacitor is required as closed as possible from VIN to GND. For better input voltage filtering, this value can be increased or two capacitors can be used. For output capacitors, higher capacitors values can be used to improve the load transient response and reduce output voltage ripple. For the best output voltage filtering, low ESR ceramic capacitors are recommended. A  $10\mu F$  ceramic output capacitors is required. The NCP needs an external flying capacitor. For proper operation, the flying capacitor value must be lower than the output capacitor of the boost converter on REG pin.

| Capacitor(µF) Supplier Comp |        | Component Code    | ELA Size | Voltage Rating(V) | Comments              |
|-----------------------------|--------|-------------------|----------|-------------------|-----------------------|
| 4.7                         | Murata | GRM188R61C475KAAJ | 0603     | 16                | CIN, CFLY,            |
| 10                          | Murata | GRM219R61C106KA73 | 0603     | 16                | Coutn, Coutp,<br>Creg |



# **PCB Layout Consideration**

AWP37503E is a single inductor and dual outputs power supple, to obtain the optimal performance, PCB layout should be considered carefully. Here are some guidelines:

- 1. All peripheral components should be placed as close to the chip as possible. C1 C2 C3 C4 C5 and L1 should be close to VIN、REG、OUTP、CFLY1/2 and OUTN pins respectively. Avoid to connect device and chip pins with two different layers of copper, use the same layer of copper instead.
- 2. VIN and SW are the large current input of the chip, please route according to 2.5A rule, and the advised width is 100mil.
- 3. The connection lines between the planes of C1、C2、C3、C4、C5 and respective chip pins should be as short and wide as possible, to reduce noise and ripple.
- 4. The exposed plane of chip and GND pins must be connected to the large-area ground layer of PCB directly, meanwhile place sufficient vias below the exposed plane. Thus we can decrease the thermal resistor on the board to optimize heat-diffusion performance.
- 5. To achieve optimal large-current performance, the power path shown in red as the figure below must be widen.



Via to signal layer on internal or bottom layer.

# **Tape And Reel Information**

# REEL DIMENSIONS D1 D0

# TAPE DIMENSIONS



- A0: Dimension designed to accommodate the component width
- B0: Dimension designed to accommodate the component length
- K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
- P0: Pitch between successive cavity centers and sprocket hole
- P1: Pitch between successive cavity centers
- P2: Pitch between sprocket hole
- D1: Reel Diameter
- D0: Reel Width

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### All Dimensions are nominal

| D1<br>(mm) | D0<br>(mm) |      | B0<br>(mm) |      | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1 Quadrant |
|------------|------------|------|------------|------|------------|------------|------------|-----------|---------------|
| 179.00     | 9.00       | 1.37 | 2.20       | 0.72 | 2.00       | 4.00       | 4.00       | 8.00      | Q1            |



# **Package Description**





### **Land Pattern Data**





UNIT: mm



# **Revision History**

| Version | Date      | Change Record     |
|---------|-----------|-------------------|
| V1.0    | Apr. 2025 | Official released |



### **Disclaimer**

awinic

All trademarks are the property of their respective owners. Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.