# Jul. 2<u>025 V1.4</u>

# 8-Channel Capacitive Wear Detection and Touch Key Controller

#### **Features**

- 8-channel capacitive sensor
  - Self/Mutual capacitive sensing
  - Capacitance resolution down to 1aF
  - Automatic Offset Tuning (AOT)
  - Adaptive Temperature Compensation
  - Effective waterproof
  - Independent configuration per channel
- Built-in gesture/event recognition:
  - Click/Wear detection
  - Linear slide detection
  - Wheel slide detection
  - Capacitive force detection
- 400kHz I2C interface
  - Default address: 0x12
  - Address can be modified through CS2 pin
- External interrupt pin INTN, open-drain output
- Built-in brown-out reset(BOR)
- Power consumption

Active mode: 27.5μA
 Doze mode: 12μA
 Sleep mode: 10μA
 Deep Sleep mode: 6.5μA

- 2.7V~3.6V power supply
- QFN 3x3-24L

## **Applications**

Mobile phones, Tablets, Laptops Wearable devices Desk lamps, Smart door locks

#### **General Description**

AW93208QNR is an 8-channel capacitive proximity and touch controller mainly used for wear detection, touch key, linear slider, wheel slider, etc. The chip can realize accurate position detection for lamp dimming, volume adjustment, etc.

AW93208QNR can recognize various gestures, such as single/double/triple click, short/long press, linear slide and wheel slide with the high-resolution capacitive sensing. The chip integrates mutual capacitive technology and dedicated algorithm, which greatly improve the waterproof performance for touch key.

The built-in ultra-low-power MCU and 16KB flash realize AFE sampling control, signal filtering, RF noise suppression, adaptive temperature compensation, baseline tracking, touch/wearing status determination, etc. The chip can flexibly customize the program and support online upgrade function.

# **Typical Application Circuit**



Figure 1 AW93208QNR Typical Application Circuit (touch, wear and slide)



Figure 2 AW93208QNR Typical Application Circuit (slide)

# **Pin Configuration and Top Mark**





#### **Pin Definition**

| No. | NAME | DESCRIPTION                                                                                                             |
|-----|------|-------------------------------------------------------------------------------------------------------------------------|
| 1   | NC   | No connection                                                                                                           |
| 2   | NC   | No connection                                                                                                           |
| 3   | NC   | No connection                                                                                                           |
| 4   | CS2  | Capacitive sensor input/shield/digital I/O or I <sup>2</sup> C address select Input (Floating:0x12, GND:0x13, VCC:0x14) |
| 5   | CS7  | Capacitive sensor input/shield/digital I/O                                                                              |
| 6   | CS6  | Capacitive sensor input/shield/digital I/O                                                                              |
| 7   | NC   | No connection                                                                                                           |
| 8   | NC   | No connection                                                                                                           |
| 9   | TP   | Test pin, floating                                                                                                      |
| 10  | VCC  | Chip power supply(2.7V~3.6V),requires decoupling capacitor                                                              |
| 11  | GND  | Ground                                                                                                                  |
| 12  | NC   | No connection                                                                                                           |
| 13  | CS1  | Capacitive sensor input/shield/digital I/O                                                                              |
| 14  | CS0  | Capacitive sensor input/shield/digital I/O                                                                              |
| 15  | CS3  | Capacitive sensor input/shield/digital I/O                                                                              |
| 16  | CS5  | Capacitive sensor input/shield/digital I/O                                                                              |
| 17  | CS4  | Capacitive sensor input/shield/digital I/O                                                                              |

AW93208QNR Jul. 2025 V1.4

| 18 | NC          | No connection                                     |
|----|-------------|---------------------------------------------------|
| 19 | NC          | No connection                                     |
| 20 | NC          | No connection                                     |
| 21 | INTN        | Interrupt output (open drain)                     |
| 22 | SDA         | Serial data I/O for I <sup>2</sup> C interface    |
| 23 | SCL         | Serial clock input for I <sup>2</sup> C interface |
| 24 | NC          | No connection                                     |
| 25 | Thermal pad | Connected to GND                                  |

# **Functional Block Diagram**



Notes: AFE means Analog Front-End.

Figure 3 Functional Block Diagram

# **Ordering Information**

| Part Number | Temperature | Package     | Marking | Moisture<br>Sensitivity Level | Environmental Information | Delivery<br>Form                |
|-------------|-------------|-------------|---------|-------------------------------|---------------------------|---------------------------------|
| AW93208QNR  | -40°C~85°C  | QFN 3×3-24L | G6UX    | MSL3                          | ROHS+HF                   | 6000 units/<br>Tape and<br>Reel |

# **Absolute Maximum Ratings**(NOTE1)

| PARAMETEI                                | RANGE                                   |               |
|------------------------------------------|-----------------------------------------|---------------|
| Supply voltage ran                       | -0.5V to 3.6V                           |               |
| Input voltage range                      | Input voltage range CSx, SCL, SDA, INTN |               |
| Output voltage range CSx, SCL, SDA, INTN |                                         | -0.5V to 3.6V |
| Operating free-air tempor                | -40°C to 85°C                           |               |



| Maximum operating junction temperature T <sub>JMAX</sub> | 150°C                     |  |  |
|----------------------------------------------------------|---------------------------|--|--|
| Storage temperature T <sub>STG</sub>                     | -65°C to 150°C            |  |  |
| Lead temperature (soldering 10 seconds)                  | 260°C                     |  |  |
| ESD(Including HBM CDM) <sup>(N</sup>                     | OTE 2)                    |  |  |
| НВМ                                                      | ±8kV                      |  |  |
| CDM                                                      | ±1.5kV                    |  |  |
| Latch-Up                                                 |                           |  |  |
| Test condition: according to JESD78E                     | +IT: 350mA<br>-IT: -350mA |  |  |

NOTE1: Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.

NOTE2: The HBM test method: ESDA/JEDEC JS-001-2017 ,the CDM test method: ESDA/JEDEC JS-002-2018.

# **Recommended Operating Conditions**

| PARAMETERS          | SYMBOL | MIN | MAX | UNIT |
|---------------------|--------|-----|-----|------|
| Supply voltage      | VCC    | 2.7 | 3.6 | V    |
| Pull-up voltage     | VIO    | 1.1 | 3.6 | V    |
| Ambient temperature | TA     | -40 | 85  | °C   |

#### **Electrical Characteristics**

Note:Typical values are given for T<sub>A</sub> = +25°C, VCC=2.8V unless otherwise specified.

| PAR                                     | AMETER                     | TEST CONDITION                                                                                                             | MIN | TYP  | MAX | UNIT |
|-----------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| CHIP CURREN                             | ITS                        |                                                                                                                            |     |      |     |      |
| I <sub>DEEPSLEEP</sub>                  | Deep Sleep Mode<br>Current | LDO on, OSC off I <sup>2</sup> C listening                                                                                 |     | 6.5  |     | μΑ   |
| I <sub>SLEEP</sub>                      | Sleep Mode<br>Current      | LDO on, OSC on I <sup>2</sup> C listening                                                                                  |     | 10   |     | μΑ   |
| Idoze                                   | Doze Mode<br>Current       | SCANPERIOD = 400ms FREQ = 100kHz CDCRES = 6 CHEN = b000001 Digital filter features OFF I <sup>2</sup> C listening. No load |     | 12   |     | μА   |
| I <sub>ACTIVE</sub> Active Mode Current |                            | SCANPERIOD = 30ms FREQ = 100kHz CDCRES = 6 CHEN = b000001 Digital filter features OFF I <sup>2</sup> C listening. No load  |     | 27.5 |     | μΑ   |
| CAPACITANC                              | E SENSING                  | <u>-</u>                                                                                                                   |     |      |     |      |



| PARAMETER                   |                                                        | TEST CONDITION                                   | MIN        | TYP  | MAX          | UNIT |
|-----------------------------|--------------------------------------------------------|--------------------------------------------------|------------|------|--------------|------|
| Crange                      | Measurement<br>Range                                   |                                                  | ±0.55      | ±2.2 | ±9.9         | pF   |
| N <sub>BIT</sub>            | Measurement                                            |                                                  |            | 21   |              | bits |
| C <sub>RES</sub>            | Resolution                                             |                                                  | 1          |      |              | aF   |
| Fosc                        | Nominal OSC<br>Frequency                               |                                                  |            | 4    |              | MHz  |
| F <sub>Trim</sub>           | OSC Trim<br>Accuracy                                   | Around Nominal Value,<br>Ta=25°C, VCC=2.8V       | -4         |      | 4            | %    |
| F <sub>Temp</sub> (NOTE3)   | OSC Temp.<br>Dependency                                | Around Nominal Value,<br>Full Ta range, VCC=2.8V | -1         | D)   | 1            | %    |
| F <sub>VCC</sub> (NOTE3)    | OSC VCC<br>Dependency                                  | Around Nominal Value,<br>Ta=25°C, Full VCC range | -0.6       |      | 0.6          | %    |
| Fs                          | Nominal Sampling Freq                                  | Programmable with FREQ                           | Fosc /1024 |      | Fosc<br>/ 16 | kHz  |
| Срсехт                      | External DC Cap.<br>to GND per<br>Measurement<br>Phase | One CSx as measured input                        |            |      | 220          | pF   |
| R <sub>FILTIN</sub>         | Input driving Res                                      |                                                  | 0          |      | 30           | kΩ   |
| RINT                        | Compensation Res                                       |                                                  | 125        |      | 1000         | Ω    |
| I <sup>2</sup> C INTERFAC   | E                                                      |                                                  |            |      |              |      |
| I <sub>OL</sub> (SDA, INTN) | Output low current                                     | V <sub>OL</sub> ≤0.4V                            | 8          |      |              | mA   |
| V <sub>IH</sub>             | Input high level                                       | SCL, SDA                                         | 0.84       |      | 3.6          | V    |
| V <sub>IL</sub>             | Input low level                                        | SCL, SDA                                         | -0.5       |      | 0.36         | V    |
| tdeg_sda                    | SDA deglitch time                                      | SDA                                              |            | 88   |              | ns   |
| t <sub>DEG_SCL</sub>        | SCL deglitch time                                      | SCL                                              |            | 77   |              | ns   |

NOTE3: Minimum and/or maximum limit is guaranteed by design and by statistical analysis of device characterization data. The specification is not guaranteed by production testing.

# I<sup>2</sup>C Interface Timing

|                     | PARAMETER                                 |     | TYP | MAX | UNIT |
|---------------------|-------------------------------------------|-----|-----|-----|------|
| FscL                | Interface Clock frequency                 |     |     | 400 | kHz  |
| T <sub>HD:STA</sub> | (Repeat-start) Start condition hold time  | 0.6 |     |     | μS   |
| T <sub>LOW</sub>    | Low level width of SCL                    | 1.3 |     |     | μs   |
| T <sub>HIGH</sub>   | High level width of SCL                   | 0.6 |     |     | μs   |
| T <sub>SU:STA</sub> | (Repeat-start) Start condition setup time | 0.6 |     |     | μs   |
| T <sub>HD:DAT</sub> | Data hold time                            | 0   |     |     | μs   |
| T <sub>SU:DAT</sub> | Data setup time                           | 0.1 |     |     | μs   |
| T <sub>R</sub>      | Rising time of SDA and SCL                |     |     | 0.3 | μs   |

awinic

Jul. 2025 V1.4

| PARAMETER           |                                       | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------|-----|-----|-----|------|
| T <sub>F</sub>      | Falling time of SDA and SCL           |     |     | 0.3 | μs   |
| T <sub>SU:STO</sub> | Stop condition setup time             | 0.6 |     |     | μs   |
| T <sub>BUF</sub>    | Time between start and stop condition | 1.3 |     |     | μs   |



Figure 4 I<sup>2</sup>C Interface Timing

#### **Capacitive Sensor Basics**

When a conductive object, such as a finger, comes in contact or close proximity with the sensing electrode, the capacitance of one or more sensors changes. The figure below shows the basic structure and equivalent model of a capacitive sensor. The top layer is the front-panel, and the middle green area below is a copper sensor pad. The sensor is usually surrounded by ground, resulting in a parasitic capacitance(CPARA).

There are two main operational modes in the capacitance sensing circuits: self-capacitance sensing and mutual capacitance sensing. An electric field is created around the sensor when system is working. In the self-capacitance sensing mode, with target object approaching, some of the electric field lines couple to the target object and add a small amount of finger capacitance (CPROX) to the existing CPARA. This feature can be used to detect proximity or touch action.

At least two electrodes are needed in the mutual capacitance sensing mode: one is a transmitter (Tx) and the other is a receiver (Rx). Tx and ground will form a capacitance ( $C_{PARAT}$ ); Rx and ground will form a capacitance ( $C_{PARAR}$ ); Tx and Rx will form a capacitance ( $C_{M}$ ). When target object approaches, Tx and Rx will form a capacitance ( $C_{M'}$ ) which is less than  $C_{M}$ .



Figure 5 Capacitive Sensor Structure

#### **Detailed Functional Description**

#### Overview

AW93208QNR is a capacitive in-ear detection and touch key controller with a built-in ultra-low-power MCU. Each sensor channel can be configured as mutual capacitance detection or self-capacitance detection. AW93208QNR is composed of AFE, MCU, FLASH, RAM, OSC, I2C, etc. AFE is mainly used to drive the sensor and shield electrodes, and convert the capacitance of sensor to digital data. MCU executes the algorithm program in the FLASH, and performs basic operations such as signal filtering, baseline calculation, automatic compensation for environmental drift, radio frequency(RF) noise suppression, proximity detection, etc. It is able to accurately identify single/double/triple click, short/long press, linear slide and wheel slide, etc.

#### **Capacitive Sensing Techniques**

The proximity sensing system consists of three parts: capacitive sensor, AFE and DSP. Among them, the function of AFE is to drive the capacitive sensor and the shield electrode, and convert the sensor capacitance into digital data. The function of DSP is to process the data from AFE and transmit the sensor capacitance value (CapDiff, CapValid) together with proximity status (status) to the host. When the target object is approaching or moving away, the proximity sensing system will transmit key information to the host after dedicated processing.



Figure 6 Proximity Sensor Operation Overview



#### **AFE Description**



Figure 7 AFE Block Diagram

- Block Switch Matrix selects pin CSx as capacitance measurement input.
- Cap-to-Voltage integrates a charge amplifier, it detects the sensor capacitance with a charge-transfer method. The capacitance is converted into a voltage signal, which is the input of ADC.
- Offset Compensation measures parasitic capacitance(C<sub>PARA</sub>), which is compensated during the
   process of charge transferring of Cap-to-Voltage. Thus, the input capacitance of Cap-to-Voltage is
   nearly C<sub>PROX</sub> alone.
- ADC converts voltage signals obtained by Cap-to-Voltage or Temp Sensor into AdcData.

#### **DSP Description**



Figure 8 Digital Signal Processing Diagram

- X DSP processes the AdcData from the AFE, and finally outputs a series of reliable proximity status.
- \* Data Filter effectively filters the high-frequency noise and interference, which greatly improves the signal-to-noise ratio(SNR).
- \* The adaptive temperature compensation module can automatically compensate for environmental drift in real time, especially temperature drift. Thereby it can be ensured that the final proximity status will not be misjudged due to temperature drift.
- \* The role of the Baseline is to further track the slowly varying data caused by the residual temperature compensation or other gradual environmental drift.
- Finally, the Status Decision module outputs a certain and reliable proximity status based on the Diff data and the proximity threshold etc.



#### Scan Period



Figure 9 Active Mode and Doze Mode Scan Period

Each scan period can be divided into three stages. In the first stage, the selected sensor channel is scanned and AdcData is generated. In the second stage, the AFE is closed and the AdcData obtained by the DSP module is processed. In the last stage, all data processing has been completed and the chip enters idle status, in order to reduce power consumption, neither AFE nor MCU will work.

The figure above shows the composition and meaning of the active mode and doze mode scan periods. The scan period of active mode and doze mode can be configured by register SCANCTRL1( Address: 0x1A04) and AFECFG3\_CHx (x=0,...,7). Generally, doze mode consumes much lower power than active mode.

#### Clock

The AW93208QNR uses a built-in 4MHz OSC clock.

#### Reset

#### Power On Reset (POR)

Reset operation is triggered during power up. When nRST released, the initialization process starts to perform and it will last for about 20ms. INTN will be set to low when the initialization process is completed, then I<sup>2</sup>C can communicate normally.





Figure 10 Power On Timing

#### **Brown Out Reset (BOR)**

Reset operation is triggered when VCC drop to the threshold of BOR. After the reset operation, all the registers will be reset to the default value. The chip returns to normal operation mode until the power supply rises to a normal value.



Figure 11 Brown Out Timing

#### Soft Reset

The soft reset operation can be triggered by writing "0x3C" to the soft reset register (Address: 0xFF18). After the reset operation is completed, all the registers will be reset to the default value.



Figure 12 Soft Reset Timing



#### Initialization

After power on, OSC runs normally, and MCU starts to execute the initialization program in FLASH. It performs the following operations.

- Read information from NVM Flash
- Set I<sup>2</sup>C device address according to CS2 pin status
- Issue an interrupt after initialization and then enters into sleep mode.

#### **Operation Mode**

There are four operation modes in the AW93208QNR: Deep Sleep, Sleep, Active and Doze.

#### Deepsleep

The device power consumption is lowest in this mode. OSC and AFE are closed, CPU is sleeping, only I<sup>2</sup>C interface is active.

#### Sleep

The device is in a low power state. OSC is on, AFE is off, and CPU is sleeping, waiting for interrupt to wake up.

#### Active

The device works at full speed. All modules including AFE, MCU, OSC, etc., are running normally. When no touch or proximity has been detected for some time, it will automatically switch to Doze mode. In this mode the external HOST can send Sleep command to switch the device into sleep mode.

#### Doze

The scan period is long, MCU and AFE work intermittently. During the large part of period, most modules are in idle state. So the average power consumption is lower.

Once a proximity is detected in doze mode, it will automatically return to active mode. The external HOST can also send Sleep command to switch the device to sleep mode.



Power Off

Power On

Initialization

Sleep

CMD=
DeepSleep

CMD-DeepSleep

CMD-DeepSleep

No Approach for long time

Approach event

Doze

Figure 13 Operation Mode Switching

#### Interrupt

The AW93208QNR reports the interrupt signal to the host through the INTN pin. Register IRQSRC (Address: 0x4410) stores interrupt information, including the completion of parasitic capacitance calibration, scan cycle completion, and so on. Register IRQSRC is cleared after host read. Each specified interrupt triggered or not can be configured by register IRQEN (Address: 0x4414).

#### I<sup>2</sup>C Interface

AW93208QNR supports the  $I^2C$  serial bus and data transmission protocol in fast mode at 400kHz. It operates as a slave on the  $I^2C$  bus. Connections to the bus are made via the open-drain I/O pins SCL and SDA. The pull-up resistor can be selected in the range of  $1k\sim10k\Omega$  and the typical value is  $4.7k\Omega$ . AW93208QNR can support different high level of the  $I^2C$  interface. Additionally, the  $I^2C$  device supports continuous read and write operations. The  $I^2C$  register address is 16-bit and register data is 32-bit, and the data transmission is in bigendian mode.

#### **Device Address**

#### I<sup>2</sup>C device address configuration

| CS2 Connection | Device Address |
|----------------|----------------|
| Floating       | 0x12           |
| GND            | 0x13           |
| VCC            | 0x14           |



The I<sup>2</sup>C device address (7-bit, followed by the R/W bit(Read=1/Write=0)) of AW93208QNR depends on the CS2 pin status. The default value of I<sup>2</sup>C device address is 0x12, connecting pad CS2 to GND or VCC (Chip supply voltage) will change the device address as showed in table above. Note that when pad CS2 is connected to GND or VCC, it can't be used as sensor pad. The power supply of the pin of CS2 and the chip power need to use the same power supply.

#### **fC** Start/Stop

l<sup>2</sup>C start: SDA changes from high level to low level when SCL is high level.

I<sup>2</sup>C stop: SDA changes from low level to high level when SCL is high level.



Sr: START Repeated condition

Figure 14 I<sup>2</sup>C Start/Stop Condition Timing

#### Data Validation

When SCL is high level, SDA level must be constant. SDA can be changed only when SCL is low level.



Figure 15 Data Validation Diagram

#### ACK (Acknowledgement)

ACK means the successful transfer of I<sup>2</sup>C bus data. After master sends an 8-bit data, SDA must be released; SDA is pulled down to GND by slave device when slave acknowledges.

When master reads, slave device sends 8-bit data, releases the SDA and waits for ACK from master. If ACK is sent and I<sup>2</sup>C stop is not sent by master, slave device sends the next data. If ACK is not sent by master, slave device stops to send data and waits for I<sup>2</sup>C stop.





Figure 16 I<sup>2</sup>C ACK Timing

#### Write Cycle

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol allows a single data line to transfer both command/control information and data using the synchronous serial clock.

Each data transaction is composed of a start condition, a number of byte transfers (set by the software) and a stop condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow.

I<sup>2</sup>C Register address is 16-bit and register data is 32-bit. Note that I<sup>2</sup>C also support 8-bit data transfer. Writing process of I<sup>2</sup>C is showed as below picture.



Figure 17 I<sup>2</sup>C Write Byte Cycle

#### Read Cycle

I<sup>2</sup>C supports read operation data format with repeated start conditions, so there are two formats of I<sup>2</sup>C read operations. Read process of I<sup>2</sup>C is showed as below picture.



Figure 18 I<sup>2</sup>C Read Byte Cycle

#### **Gestures**

AW93208QNR can implement several gestures on the button and slider, including **single-click**, **double-click**, **triple-click**, **short-press**, **long-press** and **slide**.

#### Single-click

**Single-click** refers to a quick tap event, when a touch is triggered and then released in the same location within a short period of time. The *clickth* and *intervalth* threshold can be adjusted according to practical application requirements. **Single-click** event is based on the following conditions:

- > 1st condition: The time of the touch state must be less than the *clickth*.
- > 2<sup>nd</sup> condition: The time between two touch states must be more than the *intervalth*.



Figure 19 Single-click Sequence Diagram

#### **Double-click and Triple-click**

**Double-click** refers to two quick tap events and **triple-click** refers to three quick tap events. The definition of **triple-click** and **double-click** are different in the number of taps. **Double-click** and **triple-click** events are based on the following conditions:

- > 1st condition: The time of the touch state must be less than the *clickth*.
- > 2<sup>nd</sup> condition: The time between two adjacent touch states must be less than the intervalth.



Clickth: the maximum touch time of a valid single-click event Intervalth: the maximum interval between two valid single-click events

Figure 20 Double-click and Triple-click Sequence Diagram

Reserved



#### Short-press

**Short-press** refers to a short time touch event, **Short-press** gesture is based on the following condition: The time during the touch state must be less than the *longpressth* and more than *shortpressth*.

**Short-press** will generate two interrupt messages. The first interrupt is reported when the touch time reaches the *shortpressth*. The second interrupt is reported when the touch state is released.



Figure 21 Short-press Sequence Diagram

#### Long-press

**Long-press** refers to a long time touch event. **Long-press** is based on the following condition: The time during the touch state must be more than the *longpressth*.

**Long-press** will generate two interrupt messages. The first interrupt is reported when the touch time reaches the *shortpressth*. The second interrupt is reported when the touch time reaches the *longpressth* threshold.



Shortpressth: the minimum touch time of a short-press event Longpressth: the minimum touch time of a long-press event

Figure 22 Long-press Sequence Diagram

#### Slide



**Slide** is based on the following condition: The coordinate change during the touch state must be more than the *slideth*(the minimum slip distance of a slide event).

A click(or press) is more difficultly recognized as a **slide** with a higher *slideth*. A **slide** is more difficultly recognized as a click(or press) with a lower *slideth*.



Figure 23 Slide Sequence Diagram

Single sliding definition: The finger touches the slide bar, slide for distance on the slide bar, and the sliding event is reported after the finger leaves. There are two slide speed levels: fast sliding and slow sliding.



Figure 24 Single Sliding Diagram

Continuous sliding definition: The finger touches the slider without leaving the hand, sliding events will be reported every time the finger slide a certain distance (configurable).



Figure 25 Continuous Sliding Diagram

The parameters of wheel sliders include **SlidePosition**, **MoveDistance**, **MoveDir**, **CircleCnt**, and **CircleDir**. **SlidePosition** means the touch position; **MoveDistance** means the distance between the start



position and the end position; MoveDir means the relationship between the start position and the end position of the slide; CircleCnt means the number of turns a finger can make on the wheel slider; CircleDir means the direction of the sliding number of turns, such as counterclockwise or clockwise.



Figure 26 Counterclockwise Diagram



Figure 27 Clockwise Diagram

# **Application Information**



AW93208QNR Typical Application Circuit (touch, wear and slide) Figure 28



Figure 29 AW93208QNR Typical Application Circuit (slide)

Reserved

#### **Capacitors Selection**

The recommended value of the capacitance C1 is  $1\mu F$  and C2 is  $0.1\mu F$ .

#### **Resistor Selection**

The recommended values of the resistor R1~R3 , which were applied in SCL,SDA and INTN pins, are  $4.7k\Omega$ . The recommended values of the resistor R4~R11, which were applied in CS0~7 pin, are  $1k\Omega$ .

#### **Recommended Components List**

| Component | Name                | Description   | TYP. | Unit |
|-----------|---------------------|---------------|------|------|
| C         | C1                  | -             | 1    | μF   |
| С         | C2                  |               | 0.1  | μF   |
| В         | R1~R3 5% resolution |               | 4.7  | kΩ   |
| R         | R4~R11              | 5% resolution | 1    | kΩ   |

### **PCB Layout Consideration**

AW93208QNR is a 8-channel capacitive wear detection and touch key controller, to obtain the optimal performance, PCB layout should be considered carefully. Here are some guidelines:

- 1. All peripheral components should be placed as close to the chip as possible. C1 and C2 should be close to VCC.
- 2. Place the chip close to capacitive sensor and make trace as short as possible.
- 3. Make sure the sensor and traces be away from mic, earphone line in case of disturbing audio line.
- 4. Place reference channel(in Figure 28, pins CS0, CS1 and CS6, CS7 as shown) along with sensor channel to get better performance.
- 5. In-ear detection channel and differential channel is recommended to use the differential lines.
- 6. Use LDO for VCC supply.

# **Tape And Reel Information**

# REEL DIMENSIONS 0



- A0: Dimension designed to accommodate the component width B0: Dimension designed to accommodate the component length
- K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
  P0: Pitch between successive cavity centers and sprocket hole
- P1: Pitch between successive cavity centers
  P2: Pitch between sprocket hole
- D1: Reel Diameter D0: Reel Width

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Note: The above picture is for reference only. Please refer to the value in the table below for te actual size

#### DIMENSIONS AND PIN1 ORIENTATION

| D1     | D0    | A0   | В0   | K0   | P0   | P1   | P2   | W     | Pin1 Quadrant  |
|--------|-------|------|------|------|------|------|------|-------|----------------|
| (mm)   | (mm)  | (mm) | (mm) | (mm) | (mm) | (mm) | (mm) | (mm)  | Filli Quaurant |
| 330.00 | 12.40 | 3.30 | 3.30 | 0.80 | 2.00 | 8.00 | 4.00 | 12.00 | Q1             |

All dimensions are nominal

# **Package Description**



#### SIDE VIEW



Unit: mm



#### **Land Pattern Data**



Dimensions are all in millimeters

Unit: mm



**Revision History** 

| Version Date |          | Change Record                                                                                                                                                        |  |  |  |  |  |
|--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| V1.0         | Jun.2021 | Officially released.                                                                                                                                                 |  |  |  |  |  |
| V1.1         | Apr.2022 | Modif gesture definitions.                                                                                                                                           |  |  |  |  |  |
| V1.2         | Nov.2023 | 1 Modify the package Definitions. (P1 and P4) 2 Modify the operating range. (P4~P6) 3 Modify the note of the figure 6. (P9) 4 Modify the value of the resistor (P23) |  |  |  |  |  |
| V1.3         | Mar.2025 | Update ordering information.     Update electrical characteristics.     Update I2C address extension voltage requirements.                                           |  |  |  |  |  |
| V1.4         | Jul.2025 | Modify VIO voltage range. (P5)                                                                                                                                       |  |  |  |  |  |

#### **Disclaimer**

awinic

All trademarks are the property of their respective owners. Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.